# YAMAHA'L SI

# V9958 INSX-VIDEO TECHNICAL DATA BOOK

**YAMAHA** 

V9958TECHNICAL DATA BOOK CATALOG No.:249958Y

### PREFACE

This booklet describes those specifications which have been added, modified or deleted on the basis of specifications of V9938. The ones not found here have remained the same as V9938 but note that some, even the same, may be included here due to the convenience of editing. For specifications of V9938, refer to "V9938 MSX-VIDEO Technical Data Book".

December 1988 YAMAHA Corporation Semiconductor Division

## TABLE OF CONTENTS

|      |                                  | Page |
|------|----------------------------------|------|
| [1]  | GENERAL DESCRIPTION              | 1    |
| [2]  | FEATURES                         | 1    |
| [3]  | INTERNAL STRUCTURE BLOCK DIAGRAM | 2    |
| [4]  | PIN LAYOUT AND FUNCTIONS         | 3    |
| [5]  | REGISTER DESCRIPTION             | 5    |
| 5    | -1 Added Registers               | 5    |
| 5-1- | 1 Horizontal Scroll Function.5   |      |

### 1 GENERAL DESCRIPTION

This LSI is a video display Processor(VDP) which is applicable to new media. It uses an N-channel silicon gate MOS and has a linear RGB output. It is software compatible with TMS9918A and V9938.

### 2 FEATURES

- 5V power supply.
- · Outputs linear RGB.
- · Built-in color palette for display in up to 512 colors.
- Capable of simultaneous display of 19,268 colors by using YJK system. display.
- Capable of displaying up to  $512 \times 424$  Pixels and 16 colors.
- · Bit mapped graphics.
- · Capable of displaying maximum of 256 colors simultaneously.
- 16K byte $\sim$ 128K byte useable for display memory.
- $16K \times 1b$ ,  $16K \times 4b$ ,  $64K \times 1b$  and  $64K \times 4b$  DRAMs are useable.
- · 256 addresses, 4ms auto refresh function of DRAM.
- · Expansion video memory can be connected.
- · Eight sprites can be displayed for each horizontal line.
- · Colors for sprites can be specified for each horizontal line.
- · Area move, line, search and other commands.
- · Command function usable in every display mode.
- · Logical operation function.
- · Addresses can be specified by coordinates.
- · Capable of external synchronization.
- · Capable of superimposition.
- · Capable of digitization.
- · Multi MSX-VIDEO configurations are possible.
- · External color palettes can be added by utilizing color bus output.
- · Vertical and horizontal scroll function.
- · Wait function to CPU.



# 4 PIN LAYOUT AND FUNCTIONS

| Pin Name         | Pin No. | 1/0 | Function                                                                                                                                           |  |  |  |  |
|------------------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| CDO LSB 40 I/O   |         | I/0 | CPU data bus                                                                                                                                       |  |  |  |  |
| CD1              | 39      | I/0 | "                                                                                                                                                  |  |  |  |  |
| CD2              | 38      | I/0 | "                                                                                                                                                  |  |  |  |  |
| CD3              | 37      | I/0 | "                                                                                                                                                  |  |  |  |  |
| CD4              | 36      | I/0 | "                                                                                                                                                  |  |  |  |  |
| CD5              | 35      | I/0 | "                                                                                                                                                  |  |  |  |  |
| CD6              | 34      | I/0 | "                                                                                                                                                  |  |  |  |  |
| CD7 MSB          | 32      | I/0 | "                                                                                                                                                  |  |  |  |  |
| MODE 0           | 29      | I   | CPU interface mode select                                                                                                                          |  |  |  |  |
| MODE 1           | 28      | I   | "                                                                                                                                                  |  |  |  |  |
| $\overline{CSR}$ | 31      | I   | CPU-MSX-VIDEO read strobe                                                                                                                          |  |  |  |  |
| CSW              | 30      | I   | CPU-MSX-VIDEO write strobe                                                                                                                         |  |  |  |  |
| RDO LSB          | 41      | I/0 | VRAM data bus                                                                                                                                      |  |  |  |  |
| RD1              | 42      | 1/0 | "                                                                                                                                                  |  |  |  |  |
| RD2              | 43      | 1/0 | "                                                                                                                                                  |  |  |  |  |
| RD3              | 44      | 1/0 | "                                                                                                                                                  |  |  |  |  |
| RD4              | 45      | 1/0 | "                                                                                                                                                  |  |  |  |  |
| RD5              | 46      | 1/0 | "                                                                                                                                                  |  |  |  |  |
| RD6              | 47      | 1/0 | "                                                                                                                                                  |  |  |  |  |
| RD7 MSB          | 48      | 1/0 | "                                                                                                                                                  |  |  |  |  |
| ADO LSB          | 49      | 0   | VRAM address bus                                                                                                                                   |  |  |  |  |
| AD1              | 50      | 0   | "                                                                                                                                                  |  |  |  |  |
| AD2              | 51      | 0   | "                                                                                                                                                  |  |  |  |  |
| AD3              | 52      | 0   | "                                                                                                                                                  |  |  |  |  |
| AD4              | 53      | 0   | , "                                                                                                                                                |  |  |  |  |
| AD5              | 54      | 0   | , "                                                                                                                                                |  |  |  |  |
| AD6              | 55      | 0   | "                                                                                                                                                  |  |  |  |  |
| AD7 MSB          | 56      | 0   | "                                                                                                                                                  |  |  |  |  |
| $\overline{RAS}$ | 62      | 0   | VRAM row address strobe                                                                                                                            |  |  |  |  |
| CAS 0            | 61      | 0   | VRAM column address strobe 0 (first half of VRAM)                                                                                                  |  |  |  |  |
| CAS 1            | 60      | 0   | VRAM column address strobe 1 (last half of VRAM)                                                                                                   |  |  |  |  |
| CAS X            | 59      | 0   | VRAM column address strobe X (for expansion VRAM)                                                                                                  |  |  |  |  |
| $R/\overline{W}$ | 57      | 0   | VRAM write strobe                                                                                                                                  |  |  |  |  |
| G                | 22      | 0   | Linear RGB signal output                                                                                                                           |  |  |  |  |
| R                | 23      | 0   | "                                                                                                                                                  |  |  |  |  |
| В                | 24      | 0   | , "                                                                                                                                                |  |  |  |  |
| $\overline{YS}$  | 10      | 0   | Signal for switching between MSX-VIDEO RGB output and external video                                                                               |  |  |  |  |
|                  |         | Ü   | signals. (For superimpose) $\overline{YS}$ = High: MSX-VIDEO output is transparent $\overline{YS}$ = Low: MSX-VIDEO output is not transparent      |  |  |  |  |
| BLEO             | 7       | 0   | Indicates No. 1 field/No. 2 field blanking with 3-value output.  Open drain output  High: No. 2 field and active.  Middle: No. 1 field and active. |  |  |  |  |
|                  |         |     | Low : Linear erase interval.                                                                                                                       |  |  |  |  |

| Pin Name                  | Pin No. | I/0 | Function                                                               |  |  |  |  |
|---------------------------|---------|-----|------------------------------------------------------------------------|--|--|--|--|
| HSYNC                     | 5       | 0   | High: Timing other than HSYNC or color burst timing.                   |  |  |  |  |
|                           |         |     | Low: HSYNC or timing other than color burst.                           |  |  |  |  |
| CSYNC 6 0                 |         | 0   | Composite SYNC output.                                                 |  |  |  |  |
| CBDR 11 O                 |         |     | Indicates color bus direction.                                         |  |  |  |  |
|                           |         |     | High: Color bus is input                                               |  |  |  |  |
|                           |         |     | Low: Color bus is output                                               |  |  |  |  |
| CO LSB                    | 19      | I/0 | Color bus.                                                             |  |  |  |  |
| C1                        | 18      | I/0 | Normally color code is output. Used as input port when digitizing.     |  |  |  |  |
| C 2                       | 17      | I/0 | "                                                                      |  |  |  |  |
| C3                        | 16      | I/0 | "                                                                      |  |  |  |  |
| C4                        | 15      | I/0 | "                                                                      |  |  |  |  |
| C5                        | 14      | I/0 | "                                                                      |  |  |  |  |
| C6                        | 13      | I/0 | "                                                                      |  |  |  |  |
| C7 MSB                    | 12      | I/0 | "                                                                      |  |  |  |  |
| DHCLK 2                   |         | 0   | Dot clock output at high resolution.                                   |  |  |  |  |
|                           |         |     | Approx. 10.74MHz open drain output.                                    |  |  |  |  |
| $\overline{\text{DLCLK}}$ | 3       | 0   | Dot clock output at low resolution.                                    |  |  |  |  |
|                           |         |     | Approx. 5.37MHz open drain output.                                     |  |  |  |  |
|                           |         |     | As input is also possible by using the mode register, it is used for   |  |  |  |  |
|                           |         |     | multi MSX-VIDEO.                                                       |  |  |  |  |
| XTAL 1                    | 63      | I   | Used for XTAL connection. Also used for input when using an externally |  |  |  |  |
|                           |         |     | generated clock.                                                       |  |  |  |  |
| XTAL 2                    | 64      | I   |                                                                        |  |  |  |  |
| CPUCLK/ 8                 |         | 0   | 1/6 of XTAL frequency is output.                                       |  |  |  |  |
| VDS                       |         |     | VRAM data select                                                       |  |  |  |  |
|                           |         |     | VDS = Low : VRAM access for display data.                              |  |  |  |  |
|                           |         |     | $\overline{\text{VDS}}$ = High: VRAM access for other than the above.  |  |  |  |  |
| INT                       | 25      | 0   | CPU interrupt output, open drain output                                |  |  |  |  |
|                           |         |     | Low: Generates interrupt.                                              |  |  |  |  |
| RESET                     | 9       | I   | Each circuit in MSX-VIDEO is initial reset.                            |  |  |  |  |
| VRESET                    | 4       | I   | VSYNC input.                                                           |  |  |  |  |
| HRESET                    | 27      | I   | HSYNC input.                                                           |  |  |  |  |
| WAIT                      | 26      | 0   | Wait signal to CPU is output.                                          |  |  |  |  |
| $V_{DD}$                  | 58      | I   | 5V power supply.                                                       |  |  |  |  |
| GND                       | 1       | I   | Ground OV.                                                             |  |  |  |  |
| GND●DAC                   | 20      | I   | Ground OV.                                                             |  |  |  |  |
| Vdd●DAC                   | 21      | I   | 5V power supply.                                                       |  |  |  |  |
| VBB                       | 33      | I   | Baseboard voltage.                                                     |  |  |  |  |

### 5 REGISTER DESCRIPTION

### 5-1 Added Registers

Shown below are the registers newly added to the existing V9938 registers.

|     | b7 | b6  | b5  | b4  | b3  | b 2 | b1  | b0  |
|-----|----|-----|-----|-----|-----|-----|-----|-----|
| #25 |    | CMD | VDS | YAE | YJK | WTE | MSK | SP2 |
| · · |    |     |     |     |     |     |     |     |
| #26 |    |     | H08 | H07 | H06 | H05 | H04 | H03 |
|     |    |     |     |     |     |     |     |     |
| #27 |    |     |     |     |     | H02 | H01 | H00 |

The above three registers are cleared to "0" by the RESET signal and if used in that state, will function compatibly with V9938.

$$\begin{array}{c} \#25 & b7 \\ \#26 & b6, b7 \\ \#27 & b3\sim b7 \end{array} \right\}$$
 Make sure to set "0" for these empty bit positions.

5-1-1 Horizontal Scroll Function.